**Preferred Device** 

# Programmable Unijunction Transistor

# Programmable Unijunction Transistor Triggers

Designed to enable the engineer to "program" unijunction characteristics such as  $R_{BB}$ ,  $\eta$ ,  $I_V$ , and  $I_P$  by merely selecting two resistor values. Application includes thyristor-trigger, oscillator, pulse and timing circuits. These devices may also be used in special thyristor applications due to the availability of an anode gate. Supplied in an inexpensive TO-92 plastic package for high-volume requirements, this package is readily adaptable for use in automatic insertion equipment.

#### Features

- Programmable  $R_{BB}$ ,  $\eta$ ,  $I_V$  and  $I_P$
- Low On–State Voltage 1.5 V Maximum @  $I_F = 50 \text{ mA}$
- Low Gate to Anode Leakage Current 10 nA Maximum
- High Peak Output Voltage 11 V Typical
- Low Offset Voltage 0.35 V Typical ( $R_G = 10 \text{ k}\Omega$ )
- Pb–Free Packages are Available\*



|   | PIN ASSIGNMENT |
|---|----------------|
| 1 | Anode          |
| 2 | Gate           |
| 3 | Cathode        |
|   |                |

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.

Preferred devices are recommended choices for future use

and hest overall value

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **MAXIMUM RATINGS** (T<sub>J</sub> = $25^{\circ}$ C unless otherwise noted)

| Rating                                                                                                    | Symbol                              | Value       | Unit        |
|-----------------------------------------------------------------------------------------------------------|-------------------------------------|-------------|-------------|
| Power Dissipation*<br>Derate Above 25°C                                                                   | P <sub>F</sub><br>1/θ <sub>JA</sub> | 300<br>4.0  | mW<br>mW/°C |
| DC Forward Anode Current*<br>Derate Above 25°C                                                            | ١ <sub>T</sub>                      | 150<br>2.67 | mA<br>mA/°C |
| DC Gate Current*                                                                                          | I <sub>G</sub>                      | ±50         | mA          |
| Repetitive Peak Forward Current<br>100 μs Pulse Width, 1% Duty Cycle<br>20 μs Pulse Width, 1% Duty Cycle* | I <sub>TRM</sub>                    | 1.0<br>2.0  | A           |
| Non–Repetitive Peak Forward Current<br>10 μs Pulse Width                                                  | I <sub>TSM</sub>                    | 5.0         | A           |
| Gate to Cathode Forward Voltage*                                                                          | V <sub>GKF</sub>                    | 40          | V           |
| Gate to Cathode Reverse Voltage*                                                                          | V <sub>GKR</sub>                    | -5.0        | V           |
| Gate to Anode Reverse Voltage*                                                                            | V <sub>GAR</sub>                    | 40          | V           |
| Anode to Cathode Voltage* (Note 1)                                                                        | V <sub>AK</sub>                     | ±40         | V           |
| Capacitive Discharge Energy (Note 2)                                                                      | E                                   | 250         | μJ          |
| Power Dissipation (Note 3)                                                                                | PD                                  | 300         | mW          |
| Operating Temperature                                                                                     | T <sub>OPR</sub>                    | -50 to +100 | °C          |
| Junction Temperature                                                                                      | TJ                                  | -50 to +125 | °C          |
| Storage Temperature Range                                                                                 | T <sub>stg</sub>                    | -55 to +150 | °C          |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

\*Indicates JEDEC Registered Data 1. Anode positive,  $R_{GA} = 1000 \Omega$ Anode negative,  $R_{GA} = open$ 2.  $E = 0.5 \cdot CV^2$  capacitor discharge energy limiting resistor and repetition. 3. Derate current and power above 25°C.

### THERMAL CHARACTERISTICS

| Characteristic                                                                            | Symbol                | Max | Unit |
|-------------------------------------------------------------------------------------------|-----------------------|-----|------|
| Thermal Resistance, Junction-to-Case                                                      | $R_{	extsf{	heta}JC}$ | 75  | °C/W |
| Thermal Resistance, Junction-to-Ambient                                                   | $R_{\thetaJA}$        | 200 | °C/W |
| Maximum Lead Temperature for Soldering Purposes<br>(<1/16" from case, 10 seconds maximum) | ΤL                    | 260 | °C   |

#### ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                                                         |                                                          | Fig. No. | Symbol           | Min                         | Тур                              | Max                       | Unit     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------|------------------|-----------------------------|----------------------------------|---------------------------|----------|
| Peak Current*<br>(V <sub>S</sub> = 10 Vdc, R <sub>G</sub> = 1 MΩ)<br>(V <sub>S</sub> = 10 Vdc, R <sub>G</sub> = 10 kΩ)                                                                 | 2N6027<br>2N6028<br>2N6027<br>2N6028                     | 2,9,11   | Ι <sub>Ρ</sub>   | -<br>-<br>-<br>-            | 1.25<br>0.08<br>4.0<br>0.70      | 2.0<br>0.15<br>5.0<br>1.0 | μΑ       |
| Offset Voltage*<br>( $V_S = 10 \text{ Vdc}, R_G = 1 \text{ M}\Omega$ )<br>( $V_S = 10 \text{ Vdc}, R_G = 10 \text{ k}\Omega$ )                                                         | 2N6027<br>2N6028<br>(Both Types)                         | 1        | V <sub>T</sub>   | 0.2<br>0.2<br>0.2           | 0.70<br>0.50<br>0.35             | 1.6<br>0.6<br>0.6         | V        |
| Valley Current*<br>( $V_S = 10 \text{ Vdc}, R_G = 1 \text{ M}\Omega$ )<br>( $V_S = 10 \text{ Vdc}, R_G = 10 \text{ k} \Omega$ )<br>( $V_S = 10 \text{ Vdc}, R_G = 200 \Omega$ )        | 2N6027<br>2N6028<br>2N6027<br>2N6028<br>2N6027<br>2N6028 | 1,4,5    | Ι <sub>V</sub>   | -<br>70<br>25<br>1.5<br>1.0 | 18<br>18<br>150<br>150<br>-<br>- | 50<br>25<br>-<br>-<br>-   | μA<br>mA |
| Gate to Anode Leakage Current*<br>$(V_S = 40 \text{ Vdc}, T_A = 25^{\circ}\text{C}, \text{ Cathode Open})$<br>$(V_S = 40 \text{ Vdc}, T_A = 75^{\circ}\text{C}, \text{ Cathode Open})$ |                                                          | -        | I <sub>GAO</sub> |                             | 1.0<br>3.0                       | 10<br>-                   | nAdc     |
| Gate to Cathode Leakage Current<br>(V <sub>S</sub> = 40 Vdc, Anode to Cathode Shorted)                                                                                                 |                                                          | -        | I <sub>GKS</sub> | -                           | 5.0                              | 50                        | nAdc     |
| Forward Voltage*<br>(I <sub>F</sub> = 50 mA Peak) (Note 4)                                                                                                                             |                                                          | 1,6      | V <sub>F</sub>   | -                           | 0.8                              | 1.5                       | V        |
| Peak Output Voltage*<br>(V <sub>G</sub> = 20 Vdc, C <sub>C</sub> = 0.2 $\mu$ F)                                                                                                        |                                                          | 3,7      | Vo               | 6.0                         | 11                               | -                         | V        |
| Pulse Voltage Rise Time $(V_B = 20 \text{ Vdc}, C_C = 0.2 \mu\text{F})$                                                                                                                |                                                          | 3        | t <sub>r</sub>   | -                           | 40                               | 80                        | ns       |

\*Indicates JEDEC Registered Data

4. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2%.



1A - Programmable Unijunction with "Program" Resistors R1 and R2











Figure 2. Peak Current (IP) Test Circuit

Figure 3.  $V_{o}$  and  $t_{r}$  Test Circuit

### **TYPICAL VALLEY CURRENT BEHAVIOR**









C<sub>C</sub> H<sub>T</sub> H<sub>2</sub> + C<sub>C</sub> H<sub>1</sub> H<sub>2</sub> + Typical Application

Figure 8. Programmable Unijunction

#### **TYPICAL PEAK CURRENT BEHAVIOR**

2N6027



#### **ORDERING INFORMATION**

| U.S.        | European Equivalent | Shipping <sup>†</sup>  | Description of TO-92 Tape Orientation          |
|-------------|---------------------|------------------------|------------------------------------------------|
| 2N6027      |                     |                        |                                                |
| 2N6027G     |                     |                        |                                                |
| 2N6028      |                     | 5000 Units / Box       | N/A – Bulk                                     |
| 2N6028G     |                     |                        |                                                |
| 2N6027RLRA  | _                   |                        |                                                |
| 2N6027RLRAG | 2N6027RL1           |                        |                                                |
| 2N6028RLRA  | 2N6027RL1G          | 2000 / Tape & Reel     | Round side of TO–92 and adhesive tape visible  |
| 2N6028RLRAG | _                   |                        |                                                |
| 2N6028RLRM  | _                   |                        |                                                |
| 2N6028RLRMG | _                   | 2000 / Tana & Amma Day | Flat side of TO–92 and adhesive tape visible   |
| 2N6028RLRP  |                     | 2000 / Tape & Ammo Box | Round side of TO, 02 and adhesive tang visible |
| 2N6028RLRPG |                     |                        | Round side of TO–92 and adhesive tape visible  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

\*The "G" suffix indicates Pb-Free package available.

#### PACKAGE DIMENSIONS

TO-92 (TO-226AA) CASE 029-11 **ISSUE AL** 





NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 1.
- CONTROLLING DIMENSION: INCH. CONTOUR OF PACKAGE BEYOND DIMENSION R 2. 3.
- IS UNCONTROLLED. LEAD DIMENSION IS UNCONTROLLED IN P AND 4 BEYOND DIMENSION K MINIMUM

|     | INCHES |       | MILLIN | LIMETERS |  |
|-----|--------|-------|--------|----------|--|
| DIM | MIN    | MAX   | MIN    | MAX      |  |
| Α   | 0.175  | 0.205 | 4.45   | 5.20     |  |
| В   | 0.170  | 0.210 | 4.32   | 5.33     |  |
| С   | 0.125  | 0.165 | 3.18   | 4.19     |  |
| D   | 0.016  | 0.021 | 0.407  | 0.533    |  |
| G   | 0.045  | 0.055 | 1.15   | 1.39     |  |
| Н   | 0.095  | 0.105 | 2.42   | 2.66     |  |
| J   | 0.015  | 0.020 | 0.39   | 0.50     |  |
| Κ   | 0.500  |       | 12.70  |          |  |
| L   | 0.250  |       | 6.35   |          |  |
| Ν   | 0.080  | 0.105 | 2.04   | 2.66     |  |
| Ρ   |        | 0.100 |        | 2.54     |  |
| R   | 0.115  |       | 2.93   |          |  |
| ۷   | 0.135  |       | 3.43   |          |  |

PIN 1 ANODE

GATE 2. 3. CATHODE

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC products are not designed, intended, or authorized for use a components in systems intended for surgical implant into the body, or other applications and actual performance may any content applications. Intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative